Page 5 of 39 FirstFirst ... 234567815 ... LastLast
Results 101 to 125 of 954

Thread: AMD's Bobcat and Bulldozer

  1. #101
    (o.O)
    Join Date
    Jun 2008
    Location
    Ohio
    Posts
    1,285
    Module divisions are transparent... so does that mean natural multi-threading? meaning a single threaded app will be split among 2 cores at the module level?
    Intel Core 2 Quad Q9450 Yorkfield @ 3.2GHz | Asus P5Q Deluxe mobo | 2x OCZ Reaper HPC 4GB (2 x 2GB) DDR2 1066 (PC2 8500) | Sapphire 4870x2 | Western Digital VelociRaptor 300GB 10k RPM | Intel 120GB SSD | Western Digital Caviar SE16 640GB 7200 RPM | Hitachi 2TB 7200 RPM | PCP&C 750W Power Supply |Cooler Master HAF932 | Windows 7 64-bit | Dell ULTRASHARP 2408WFP 24-inch Widescreen Flat Panel Monitor

    Join Us in the XS World Community Grid Forum & Help Fight Cancer and Other Diseases

  2. #102
    I am Xtreme
    Join Date
    Jul 2007
    Location
    Austria
    Posts
    5,485
    Quote Originally Posted by informal View Post
    AT covered the issue with the "issue" in their article here. Basically BD will have higher single thread performance than Deneb class cores.
    Yes i already read the artciel...

    The 3rd ALU does have some performance benefits, and AMD canned it to reduce die size, but AMD mentioned that the 4-wide front end, fusion and other enhancements more than make up for this reduction. In other words, while there’s fewer single thread integer execution resources in Bulldozer than Phenom II, single threaded integer performance should still be higher.
    The improtant part is other enhancements.

    4way wide frontend is wide, but alone its useless if you can't process the ops fast enough, so the solution is higher clocks speeds aka turbo.

    Again i said, its highly likely that bulldozer will have higher singlethreaded performance, but IPC will go down compared to a single deneb core.

  3. #103
    Xtreme Member
    Join Date
    Aug 2004
    Posts
    210
    Quote Originally Posted by Hornet331 View Post
    Again i said, its highly likely that bulldozer will have higher singlethreaded performance, but IPC will go down compared to a single deneb core.
    Not necessarily ... 1 ALU is just a tiny little part of the whole machine.

  4. #104
    I am Xtreme
    Join Date
    Jul 2007
    Location
    Austria
    Posts
    5,485
    Quote Originally Posted by Rise View Post
    Module divisions are transparent... so does that mean natural multi-threading? meaning a single threaded app will be split among 2 cores at the module level?
    Each core is shown as own thread to the os.

  5. #105
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Quote Originally Posted by Hornet331 View Post
    Yes i already read the artciel...



    The improtant part is other enhancements.

    4way wide frontend is wide, but alone its useless if you can't process the ops fast enough, so the solution is higher clocks speeds aka turbo.

    Again i said, its highly likely that bulldozer will have higher singlethreaded performance, but IPC will go down compared to a single deneb core.
    IPC will go down?Are you serious ?
    Having more underutilized units is bad.Having less units that are constantly fed and always have something to do(the part you made bold) will make the "IPC",the relative and mostly meaningless number (that is 99% of the time <=2), higher. That's the whole point of this machine.

  6. #106
    Xtreme Addict
    Join Date
    Aug 2004
    Location
    Sweden
    Posts
    2,084
    Quote Originally Posted by JF-AMD View Post
    Nope. No integrated PCIe. That would not allow us to use the same sockets.
    That would be G34 and C32, is it AM3 as well?

    Sorry, it's an obvious desktop question, but given that old roadmaps says YES, and some sources todays says NO, I just wish you could answer.

  7. #107
    Xtreme Addict
    Join Date
    Nov 2006
    Posts
    1,402
    Quote Originally Posted by informal View Post
    IPC will go down?Are you serious ?
    Having more underutilized units is bad.Having less units that are constantly fed and always have something to do(the part you made bold) will make the "IPC",the relative and mostly meaningless number (that is 99% of the time <=2), higher. That's the whole point of this machine.
    IPC can go down if frequency is upped for same performance.

    If they double pumped ALU with a double frequency, that could help to use the 4 wide front end.

    let me hope for that

  8. #108
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Quote Originally Posted by madcho View Post
    IPC can go down if frequency is upped for same performance.

    If they double pumped ALU with a double frequency, that could help to use the 4 wide front end.

    let me hope for that

    I doubt they will double pump the ALUs.The units will just be more utilized,a difference from the units in today's parts which sit idle a lot of time .

    Quote Originally Posted by Mats View Post
    That would be G34 and C32, is it AM3 as well?

    Sorry, it's an obvious desktop question, but given that old roadmaps says YES, and some sources todays says NO, I just wish you could answer.
    I think that the guy answering the question in the teleconference got a bit confused. It is possible that the new parts won't work in old boards (and the old CPUs will work in the new boards),but this has never been the case in the past : just look at the AM2/AM2+/AM3 comparison.
    Last edited by informal; 08-24-2010 at 04:54 AM.

  9. #109
    Xtreme Mentor
    Join Date
    Jul 2008
    Location
    Shimla , India
    Posts
    2,631
    Quote Originally Posted by Mats View Post
    That would be G34 and C32, is it AM3 as well?

    Sorry, it's an obvious desktop question, but given that old roadmaps says YES, and some sources todays says NO, I just wish you could answer.
    +1

    JF-AMD
    pls answer this if possible...
    Coming Soon

  10. #110
    Xtreme Cruncher
    Join Date
    May 2009
    Location
    Bloomfield
    Posts
    1,968
    Quote Originally Posted by informal View Post
    I doubt they will double pump the ALUs.The units will just be more utilized,a difference from the units in today's parts which sit idle a lot of time .
    what makes you say this?

    high utilization of alu's is one of the hardest things to do. i doubt AMD has improved this dramatically, as it would require a drop in efficiency.

  11. #111
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Quote Originally Posted by Chumbucket843 View Post
    what makes you say this?

    high utilization of alu's is one of the hardest things to do. i doubt AMD has improved this dramatically, as it would require a drop in efficiency.
    Read the AT article.It is the hardest thing to do indeed,but the way this machine is built allows it to go a bit further ahead of itself(with all the BP,data speculation,much improved out of order loads and stores capability etc). I guess the more in depth slides from HotCHips will shed more light on this subject later today.
    Last edited by informal; 08-24-2010 at 05:08 AM.

  12. #112
    all outta gum
    Join Date
    Dec 2006
    Location
    Poland
    Posts
    3,390
    Quote Originally Posted by madcho View Post
    IPC can go down if frequency is upped for same performance.
    IPC is maximum theoretical instructions PER CLOCK. It doesn't go up with frequency.
    www.teampclab.pl
    MOA 2009 Poland #2, AMD Black Ops 2010, MOA 2011 Poland #1, MOA 2011 EMEA #12

    Test bench: empty

  13. #113
    Xtreme Addict
    Join Date
    Mar 2005
    Location
    Rotterdam
    Posts
    1,553
    Here is my take on how BD will operate on sockets AM3 and AM3+

    Bulldozer CPU = AM3 and AM3+ compatible

    BD + AM3 = Dual Channel DDR3 enabled
    BD + AM3+ = Quad Channel DD3 enabled

    I bet difference is a few extra memory features on socket AM3+, just as previously done with sockets AM2=>AM2+/AM3
    Gigabyte Z77X-UD5H
    G-Skill Ripjaws X 16Gb - 2133Mhz
    Thermalright Ultra-120 eXtreme
    i7 2600k @ 4.4Ghz
    Sapphire 7970 OC 1.2Ghz
    Mushkin Chronos Deluxe 128Gb

  14. #114
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Hmm somehow I doubt there will be 4 ch. on AM3+ boards.

  15. #115
    Xtreme Addict
    Join Date
    Aug 2004
    Location
    Sweden
    Posts
    2,084
    Quote Originally Posted by Dimitriman View Post
    *Dreaming*
    And how is it possible to cram in two extra channels without adding any pins?

  16. #116
    Xtreme Addict
    Join Date
    Mar 2005
    Location
    Rotterdam
    Posts
    1,553
    well, I'm only speculating that the difference will be as such that you will get extra benefits on AM3+ but won't hinder AM3 compatibility

    But its true QC won't be possible. but perhaps enhanced power features like the turbo mode, could be different on either sockets.
    Last edited by Dimitriman; 08-24-2010 at 05:14 AM.
    Gigabyte Z77X-UD5H
    G-Skill Ripjaws X 16Gb - 2133Mhz
    Thermalright Ultra-120 eXtreme
    i7 2600k @ 4.4Ghz
    Sapphire 7970 OC 1.2Ghz
    Mushkin Chronos Deluxe 128Gb

  17. #117
    Xtreme Member
    Join Date
    Jul 2004
    Location
    Berlin
    Posts
    275
    Ontario 2 core + DX 11 GPU die is about 75 sqmm based on analysis of photos of the wafer shown at Computex.
    Now on Twitter: @Dresdenboy!
    Blog: http://citavia.blog.de/

  18. #118
    Xtreme Addict
    Join Date
    Aug 2004
    Location
    Sweden
    Posts
    2,084
    Quote Originally Posted by Dimitriman View Post
    well, I'm only speculating that the difference will be as such that you will get extra benefits on AM3+ but won't hinder AM3 compatibility
    Yeah, I wonder how long we have to wait before we get an answer for that.

    No matter if AM3+ have many or very few improvements, AMD won't tell us too soon I guess, because they want to sell as many CPUs and chipsets before BD as possible.

    The 870/880G/890GX/890FX was launched this spring, and when was the specs revealed? Two or three months before? And that was even with a chipset with very minor updates, especially the NB.
    This makes me think that it isn't very likely that we'll see any specs this year.

    This socket confusion will get sorted out pretty soon tho.

  19. #119
    I am Xtreme
    Join Date
    Dec 2007
    Posts
    7,750
    if BD dosnt drop into AM3, it better be due to costing alot and competing very well, then maybe the extra 100-200$ would be worth while/irrelevant.
    since i was just going to wait for AM3+ before dropping AM2+ anyway, im not feeling very hurt, but it does kinda suck

  20. #120
    Xtreme Enthusiast
    Join Date
    Dec 2009
    Posts
    846
    Quote Originally Posted by Rise View Post
    Module divisions are transparent... so does that mean natural multi-threading? meaning a single threaded app will be split among 2 cores at the module level?
    No. 1 thread, 1 core. Period.
    While I work for AMD, my posts are my own opinions.

    http://blogs.amd.com/work/author/jfruehe/

  21. #121
    Xtreme Member
    Join Date
    Sep 2009
    Location
    Czech Republic, 50°4'52.22"N, 14°23'30.45"E
    Posts
    474
    Quote Originally Posted by Opteron146 View Post
    There was a telephone conference for the press earlier.
    However, at situations like this, the presentators keep some more (detailed) information for the real presentation.

    The press information is more like a briefing.
    If all the web's complied with NDA, they'd have more info now. Those who did so have the new slides

    As for the socket compatibility, there is no info about it in the AMD slides and what was said during the conference call does not say as much as the webs, too. So I guess if they don't have another source they just made the informations trying to hit the mark.

    I just can't understand how can you talk on 6 pages about infromations based on nothing? Calm down people! It's starting to be impossible to find something important betwen all the crap here. If it will continue this way, people will move to another forums
    Last edited by Behemot; 08-24-2010 at 06:17 AM.
    Quote Originally Posted by zalbard View Post
    I think we should start a new "Fermi part <InsertNumberHere>" thread each time it's delayed in this fashion!
    Quote Originally Posted by Movieman View Post
    Heck, I think we should start a whole new forum dedicated to hardware delays.

  22. #122
    Xtreme Enthusiast
    Join Date
    Oct 2008
    Posts
    678
    Quote Originally Posted by Opteron146 View Post
    Well the traditional NB had:
    FSB Interface, IMC and SB connection.

    Now AMD stresses the IMC, so FSB and SB connector are left out.

    FSB is now Hypertransport (well at least from the point of view of Multi processing, otherwise it is the Xbar), and the SB connect was back then PCI, nowadays PCIe - seems fine to me.
    FSB Interface was in the processor too, otherwise it couldn't communicate with the NB. So HT has nothing to do with a NB.

    NB has always been memory controller, the main bus interface has always been present in the processor. K7 had an area called "Bus interface unit".
    So I still can't see what part of the NB except the IMC that has been integrated in Phenom.

  23. #123
    I am Xtreme
    Join Date
    Jul 2007
    Location
    Austria
    Posts
    5,485
    Quote Originally Posted by G.Foyle View Post
    IPC is maximum theoretical instructions PER CLOCK. It doesn't go up with frequency.
    He means, that if you have lower ipc, you can compensate it by increasing the clockspeed to get the same performance.

  24. #124
    I am Xtreme
    Join Date
    Dec 2007
    Posts
    7,750
    Quote Originally Posted by JF-AMD View Post
    No. 1 thread, 1 core. Period.
    i think were all interested about the IPC difference between 2 threads per module and 1, not how much turbo can overclock it, but just how a thread by itself will act (it looks like we already know its going to have 2MB of L2 all to itself)

  25. #125
    Registered User
    Join Date
    Sep 2009
    Posts
    77
    Fruehe says that AMD will be able to get six-core and eight-core Bulldozer chips in the 30 to 40 watt power range, which is pretty low for a server. "The question is this," says Fruehe. "Is there a need for a more discrete, less-threaded chip for servers?"
    John is this true?

Page 5 of 39 FirstFirst ... 234567815 ... LastLast

Bookmarks

Bookmarks

Posting Permissions

  • You may not post new threads
  • You may not post replies
  • You may not post attachments
  • You may not edit your posts
  •