Page 4 of 14 FirstFirst 1234567 ... LastLast
Results 76 to 100 of 344

Thread: Intel plans to deliberately limit Sandy Bridge overclocking

  1. #76
    I am Xtreme
    Join Date
    Jul 2007
    Location
    Austria
    Posts
    5,485
    Quote Originally Posted by Sam_oslo View Post
    Yep, enthusiasts have always been talking about upcoming products, mostly for exchanging ideas and getting prepared for the future. But I've noticed a disturbing new trend lately, it seams to be the new kind of physiological warfare that starts with some known propaganda sites, and keeps going by few known people in this forum (and other forums too).

    The purpose seams not to be learning and exchanging ideas about upcoming products any longer, it is more about speculating on the negative sides and bashing a product before it gets out.

    In my opinion this new trend has started by a few ATi-PR-agents, but apparently the effect was good, and now we see AMD-PR-agents are using the same kind of propaganda too.
    *cough* AEG, Nvidia, first *cough*

    Thought I give it to you that there might be still some "undercover" reps (from multiple companies) posting here without outing themself for whom they work. (nedjo was the last one, but he got exposed )
    Last edited by Hornet331; 07-23-2010 at 09:07 AM.

  2. #77
    Xtreme Monster
    Join Date
    May 2006
    Location
    United Kingdom
    Posts
    2,182
    I have heard this just before Nehalen was launched. I believe when I see it. Probably this is just another crapload created.

  3. #78
    Xtreme Addict
    Join Date
    Nov 2004
    Posts
    1,363
    Ok so let me get this straight another thread talking about how intel is planning on killing overclocking? mmmmhmm

    Intel: Lol we're intel and overclocking is bad
    <AMD Releases Black Edition chips that sell better than non BE>
    Intel: Lol jk we really do like overclocking see look at our K and QX series chips! See we want your money too!
    NZXT Tempest | Corsair 1000W
    Creative X-FI Titanium Fatal1ty Pro
    Intel i7 2500K Corsair H100
    PNY GTX 470 SLi (700 / 1400 / 1731 / 950mv)
    Asus P8Z68-V Pro
    Kingston HyperX PC3-10700 (4x4096MB)(9-9-9-28 @ 1600mhz @ 1.5v)

    Heatware: 13-0-0

  4. #79
    Banned
    Join Date
    Jul 2004
    Posts
    1,125
    Quote Originally Posted by Bobsama View Post
    AMD HAS their act together; they're on track for future CPUs and GPUs
    Except for the GloFo 32nm process needed for Llano & Bulldozer, which has already officially delayed Llano...

  5. #80
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Delay of couple of months is nothing alarming.By the time Q1 comes and Llano launches,all the quirks would be ironed out and BD will have a solid node to flower on

  6. #81
    Xtreme 3D Team
    Join Date
    Jan 2009
    Location
    Ohio
    Posts
    8,499
    Quote Originally Posted by Bobsama View Post
    AMD HAS their act together; they're on track for future CPUs and GPUs and performance is pretty darn good for the price-points. I don't care to see $1000+ CPU's, but it's the tech from the high-end that is scaled down. About the only way AMD could make MORE money is if they drop prices again, or if they release an 8-core AM3 processor and sell it as, for example, a Phenom II FX chip.
    That could be very possible under 32nm me thinks, but 45nm may not meet power requirements/overclocking capability.
    Smile

  7. #82
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Yeah Beep,Bulldozer is/will be 8 cores,32nm,BE/unlocked and AM3 compatible.It all fits .

  8. #83
    I am Xtreme
    Join Date
    Dec 2007
    Posts
    7,750
    Quote Originally Posted by BeepBeep2 View Post
    That could be very possible under 32nm me thinks, but 45nm may not meet power requirements/overclocking capability.
    they have 12 cores for server chips, sure its low 2ghz, but still its very possible for them to do FX style chips if they wanted.

  9. #84
    Xtreme Enthusiast
    Join Date
    Dec 2007
    Posts
    816
    Albert Einstein said "Make everything as simple as possible, but not simpler" , so, I am going to say it as simple as I can, and you guys can quote me to reply to those silly stuffs:
    "Overclocking will be different on SB, but it will still be a lot of fun too, and it will be as good/high as usual, and Anybody who claim the opposite just have an agenda"

    Sorry for not sharing my results ... hehehe ... but well, you guys are slow on your SuperPi results and so on .... hahahahahaha

    Drwho?
    DrWho, The last of the time lords, setting up the Clock.

  10. #85
    I am Xtreme
    Join Date
    Dec 2007
    Posts
    7,750
    Quote Originally Posted by Drwho? View Post
    Overclocking will be different on SB

    Drwho?
    can you give us any specifics? or is that all under NDA

  11. #86
    Xtreme Cruncher
    Join Date
    May 2009
    Location
    Bloomfield
    Posts
    1,968
    Quote Originally Posted by informal View Post
    I wonder about the relation between the max OC and SB's SSE units,since it looks like intel opted for double pumping the SSE units(hinted by almost equal die are for one SB core and one Westmere core,meaning units are not physically extended like before,but more likely double pumped).
    they did not double pump anything in SB and it's core size is larger than westmere's by a considerable amount.

  12. #87
    Xtreme Enthusiast
    Join Date
    Dec 2007
    Posts
    816

    Lightbulb

    Quote Originally Posted by Manicdan View Post
    can you give us any specifics? or is that all under NDA
    I can't give details, but be aware, every performance world records will fall again ... you 'll get plenty of Ghz!

    DrWho?
    DrWho, The last of the time lords, setting up the Clock.

  13. #88
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Quote Originally Posted by Chumbucket843 View Post
    they did not double pump anything in SB and it's core size is larger than westmere's by a considerable amount.
    No it's not... take a look yourself:
    http://citavia.blog.de/2010/04/14/a-...no-2x-8371390/



    If you consider the 1.2mm2 "a considerable amount",then you are correct sir.
    The SSE part of the core has changed negligibly .Where is the widened(256bit) SSE logic?How did it fit inside the same die area?

  14. #89
    Xtreme Enthusiast
    Join Date
    Oct 2007
    Location
    Hong Kong
    Posts
    526
    Quote Originally Posted by informal View Post
    I wonder about the relation between the max OC and SB's SSE units,since it looks like intel opted for double pumping the SSE units(hinted by almost equal die are for one SB core and one Westmere core,meaning units are not physically extended like before,but more likely double pumped).
    SB has AVX, which may do 1 256-bit SSE instruction or may fuse 2 128-bit SSE instructions into 1 256-bit instruction.

  15. #90
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Quote Originally Posted by qcmadness View Post
    SB has AVX, which may do 1 256-bit SSE instruction or may fuse 2 128-bit SSE instructions into 1 256-bit instruction.
    We all know SB has AVX,it's been known for a while... We do not know how they managed the increased throughput with no die area investment(hence the double pumped proposition).

    edit: Also,the thread title is a bit misleading,intel didn't do this deliberately ,it's just the part of the design.It's not like they made it this way just for the sake of preventing people from OCing these chips.
    Last edited by informal; 07-23-2010 at 09:36 AM.

  16. #91
    Xtreme Addict
    Join Date
    Jul 2007
    Posts
    1,488
    Well it's good to hear that there will be some nice overclocking with these chips. Lowend Intel chips have been favorite budget clockers of mine for quite a while. There are a few of my highly overclocked celerons running reliably to this day in people's desktops.

    Will overclocking be unlimited for all chips and not just unlocked ones?

  17. #92
    Banned
    Join Date
    Jul 2004
    Posts
    1,125
    Quote Originally Posted by informal View Post
    Delay of couple of months is nothing alarming.By the time Q1 comes and Llano launches,all the quirks would be ironed out and BD will have a solid node to flower on
    Llano ain't launching in Q1. Ontario is.

    As of now, all that is promised for Llano is shipments (of CPUs NOT systems) in H1. If things get back on track, you might see a Q2 launch, if not, Q3+.

    And you don't disclose a mere "quirk" publicly after posting a decent financial quarter-- it's gotta be bad if they feel they must disclose it now, despite the effect they know that disclosure will have on the analysts & investors & potential customers.
    Last edited by terrace215; 07-23-2010 at 09:49 AM.

  18. #93
    Xtreme Enthusiast
    Join Date
    Oct 2007
    Location
    Hong Kong
    Posts
    526
    Quote Originally Posted by informal View Post
    We all know SB has AVX,it's been known for a while... We do not know how they managed the increased throughput with no die area investment(hence the double pumped proposition).

    edit: Also,the thread title is a bit misleading,intel didn't do this deliberately ,it's just the part of the design.It's not like they made it this way just for the sake of preventing people from OCing these chips.
    we have got around 10% more transistor in SB, which should mostly about AVX.
    Apart from AVX, I have not heard of any major improvement than Westmere / Nehalem.

  19. #94
    Xtreme Enthusiast
    Join Date
    Dec 2007
    Posts
    816
    Quote Originally Posted by informal View Post
    We all know SB has AVX,it's been known for a while... We do not know how they managed the increased throughput with no die area investment(hence the double pumped proposition).

    edit: Also,the thread title is a bit misleading,intel didn't do this deliberately ,it's just the part of the design.It's not like they made it this way just for the sake of preventing people from OCing these chips.
    The AMD architects wish that I would answer this question here ... hahahaha ... no way! the poker game face is ON !


    DrWho, The last of the time lords, setting up the Clock.

  20. #95
    Xtreme Enthusiast
    Join Date
    Oct 2007
    Location
    Hong Kong
    Posts
    526
    Quote Originally Posted by terrace215 View Post
    Llano ain't launching in Q1. Ontario is.

    As of now, all that is promised for Llano is shipments (of CPUs NOT systems) in H1. If things get back on track, you might see a Q2 launch, if not, Q3+.
    Launch =/= shipment

    NVIDIA launched GTX480 / GTX470 in March, and shipped in April.

  21. #96
    Banned
    Join Date
    Jan 2010
    Posts
    263
    Quote Originally Posted by informal View Post
    We all know SB has AVX,it's been known for a while... We do not know how they managed the increased throughput with no die area investment(hence the double pumped proposition).

    edit: Also,the thread title is a bit misleading,intel didn't do this deliberately ,it's just the part of the design.It's not like they made it this way just for the sake of preventing people from OCing these chips.
    Not to mention a tautology, as "plan" already implies premeditation and deliberateness, but I guess we have to spice it up a little huh, OP?

    @ Informal, it's good to see a series of objective posts from you in the last few days. I was beginning to get worried, a little.

  22. #97
    Banned
    Join Date
    May 2006
    Location
    Brazil
    Posts
    580
    Quote Originally Posted by terrace215 View Post
    Llano ain't launching in Q1. Ontario is.

    As of now, all that is promised for Llano is shipments (of CPUs NOT systems) in H1. If things get back on track, you might see a Q2 launch, if not, Q3+.

    And you don't disclose a mere "quirk" publicly after posting a decent financial quarter-- it's gotta be bad if they feel they must disclose it now, despite the effect they know that disclosure will have on the analysts & investors.
    dont be so cruel, let him believe everything is rosy

  23. #98
    Xtreme Cruncher
    Join Date
    Jun 2006
    Posts
    6,215
    Quote Originally Posted by terrace215 View Post
    Llano ain't launching in Q1. Ontario is.

    As of now, all that is promised for Llano is shipments (of CPUs NOT systems) in H1. If things get back on track, you might see a Q2 launch, if not, Q3+.
    Let's round up Llano to Q4 and BD to 2012 Q2 or even Q3,just to be on the safe side.And then when they launch next year we can say AMD hugely over delivered

  24. #99
    Xtreme Addict
    Join Date
    Jul 2007
    Posts
    1,488
    Yeah, let's all start talking about AMD.

  25. #100
    I am Xtreme
    Join Date
    Jul 2007
    Location
    Austria
    Posts
    5,485
    Quote Originally Posted by informal View Post
    No it's not... take a look yourself:
    http://citavia.blog.de/2010/04/14/a-...no-2x-8371390/

    If you consider the 1.2mm2 "a considerable amount",then you are correct sir.
    The SSE part of the core has changed negligibly .Where is the widened(256bit) SSE logic?How did it fit inside the same die area?
    Hmm theres something wrong with that picture, cause it lsts SB with 2mb, yet its either 1.5mb or 2.5mb l3 per core.

Page 4 of 14 FirstFirst 1234567 ... LastLast

Bookmarks

Bookmarks

Posting Permissions

  • You may not post new threads
  • You may not post replies
  • You may not post attachments
  • You may not edit your posts
  •