Page 44 of 67 FirstFirst ... 344142434445464754 ... LastLast
Results 1,076 to 1,100 of 1660

Thread: New Memory Tweaker for Intel Chipsets

  1. #1076
    Registered User
    Join Date
    Feb 2007
    Posts
    86
    Felix, two things... 1) Please rename your cpu-tweaker for i7... I vote for i7-Tweaker, and leave your Cpu-Tweaker same for all others. That way I not mix them up and execute the wrong one, as I just did!

    I look in this thread for the < i7 tweaker and monitor this thread for your updates to the non i7 version.
    Last edited by DualCpuUser; 12-02-2008 at 03:37 PM.

  2. #1077
    Xtreme Legend
    Join Date
    Mar 2006
    Location
    France
    Posts
    599
    ...Why do you want that I rename it? CPU-Tweaker work on both CPU Core i7 and Phenom. Memset work on others.

    MemSet 3.6

    -Fix a bug with EPP abreviated profile detection.
    -Add support for Intel Q45/G41 chipsets.
    -Add support for Intel G35 chipsets.
    -Add support for Intel PM45/GM45 (Mobile) chipsets.
    -Add support for NVidia NForce 630i & 790i FTW chipsets.
    -Fix a bug with the Save function on Intel chipsets.
    -Improve reading frequency with some Intel CPU.
    -K10 support has been removed in this version (Use CPU-Tweaker now).

    CPU-Tweaker 1.0 beta4

    Only for Processor with Integrated Memory Controller:
    -AMD Phenom DDR2 & DDR3.
    -INTEL Core i7 DDR3. (Timings and frequency Reading only)
    Last edited by FELIX; 12-02-2008 at 10:03 PM.
    WebSite: www.Tweakers.fr


  3. #1078
    Registered User
    Join Date
    Jun 2007
    Location
    So Cal
    Posts
    67
    Quote Originally Posted by FELIX View Post
    -Improve reading frequency with some Intel CPU.


    merci!
    E8600
    GA X48-DS4
    4GB OCZ Platinum LV-1150
    2x Samsung F3 500GB RAID0
    PCS+ AX5870
    LG W2600H-PF
    Lian Li A16B
    Win7 Pro x64

  4. #1079
    Champion
    Join Date
    Jan 2007
    Location
    Romania, lab501.ro
    Posts
    1,707
    Great work Felix, especially the CPU Tweaker is a very handy tool, now I can test RAM on nehalem with more ease. Everything going ok untill now.
    Weissbier - breakfast of champions



  5. #1080
    One-Eyed Killing Machine
    Join Date
    Sep 2006
    Location
    Inside a pot
    Posts
    6,340
    Quote Originally Posted by Monstru View Post
    Great work Felix, especially the CPU Tweaker is a very handy tool, now I can test RAM on nehalem with more ease. Everything going ok untill now.
    I don't think you paid enough attention to Felix's post mate.
    The CPU Tweaker CAN'T change the memory timings on the LGA1366 platform yet.
    Coding 24/7... Limited forums/PMs time.

    -Justice isn't blind, Justice is ashamed.

    Many thanks to: Sue Wu, Yiwen Lin, Steven Kuo, Crystal Chen, Vivian Lien, Joe Chan, Sascha Krohn, Joe James, Dan Snyder, Amy Deng, Jack Peterson, Hank Peng, Mafalda Cogliani, Olivia Lee, Marta Piccoli, Mike Clements, Alex Ruedinger, Oliver Baltuch, Korinna Dieck, Steffen Eisentein, Francois Piednoel, Tanja Markovic, Cyril Pelupessy (R.I.P. ), Juan J. Guerrero

  6. #1081
    Champion
    Join Date
    Jan 2007
    Location
    Romania, lab501.ro
    Posts
    1,707
    I didn't had time to test before I post this, bad luck
    Last edited by Monstru; 12-04-2008 at 01:20 PM.
    Weissbier - breakfast of champions



  7. #1082
    Xtreme Addict
    Join Date
    May 2008
    Location
    Land of Koalas and Wombats
    Posts
    1,058
    Felix

    Just curious in which manner you are using to write the pci registers?
    I think I read that you are using a ring0 driver, so if thats the case you are attempting to write the NHM pci registers while at priv level 0.

    Ie. transitition from priv 3 to 0 and then back to 3 by SYSENTER/SYSEXIT instructions right? The pci registers are definitely RW flagged not RWO. If you are using WRMSR to mov the ESP, EIP, CS data to their corresponding msr offset address, then making a SYSCALL or SYSENTER, and then executing the instructions pointed to by IA32_SYSENTER_EIP msr you wrote before making the call.

    If that is along the lines of the method you are using and its not working, I'm wondering if it is possible to switch to real-address mode without causing a GP exception and manually set the registers bits if its possible to use the pci offset:address in real-address mode that is. If the PCIBAR isn't locked which it shouldn't be since it's used for counters and such too, and the bios can change its values I'm thinking it may not be that it can't be done, but rather the precursors for doing it. I've read briefly through the I7 datasheets and from what I understand that there are rules setup for access control to certain address ranges and registers. If you hadn't come across this it, my understanding is on different bus interconnects there are different access rights for say pcie, qpi, dmi, smbus, etc based calls depending on what the devices on that end need priviledge to do. If the origin of the call is say QPI bus, then there are rules setup to restrict access when reading and or writing certain hw address registers or memory offset locations.

    I may be understanding that wrong, but if i'm not then a theory I have is if this was true, what if a roundabout method was used to write rule restricted registers by forwarding the call as such through a bus that matches the access control to write that register, since it checks source flag to match access it might be another means which the bios does it, since Intel would have let all the bios engineers know exactly how to write the registers if protected in such a way that opening them up for write access could mean that if you write one RW reg it may be possible to change any that arent RWO or RO. This just came to mind, and thought it was worth sharing. If I come up with anything more that's worth mentioning I'll pass it over.

    Intel engineers would have put in place more than 1 method of writing pci registers since we know the bios can do it and the rules for the bios doing it should be no different than your app doing it, just a matter of exposing the means if its not documented.
    Last edited by mikeyakame; 12-04-2008 at 06:42 PM.

    DFI LT-X48-T2R UT CDC24 Bios | Q9550 E0 | G.Skill DDR2-1066 PK 2x2GB |
    Geforce GTX 280 729/1566/2698 | Corsair HX1000 | Stacker 832 | Dell 3008WFP


  8. #1083
    Registered User
    Join Date
    Sep 2006
    Posts
    37

    performance level for pm45

    why is there no performance level changer for pm45 ?



    why is there no performance level changer for pm45 ?

    Last edited by vld; 12-05-2008 at 04:25 PM.

  9. #1084
    Xtreme Member
    Join Date
    Oct 2005
    Location
    Bochum / Germany
    Posts
    474
    Why can't I change tCL on my Asus P5Q-E????
    I can change all other values, but not the CAS Latency?? what's wrong there??

  10. #1085
    One-Eyed Killing Machine
    Join Date
    Sep 2006
    Location
    Inside a pot
    Posts
    6,340
    Quote Originally Posted by GrossmeisterB View Post
    Why can't I change tCL on my Asus P5Q-E????
    I can change all other values, but not the CAS Latency?? what's wrong there??
    It's been said a few times already.
    Chipset limitation.
    Coding 24/7... Limited forums/PMs time.

    -Justice isn't blind, Justice is ashamed.

    Many thanks to: Sue Wu, Yiwen Lin, Steven Kuo, Crystal Chen, Vivian Lien, Joe Chan, Sascha Krohn, Joe James, Dan Snyder, Amy Deng, Jack Peterson, Hank Peng, Mafalda Cogliani, Olivia Lee, Marta Piccoli, Mike Clements, Alex Ruedinger, Oliver Baltuch, Korinna Dieck, Steffen Eisentein, Francois Piednoel, Tanja Markovic, Cyril Pelupessy (R.I.P. ), Juan J. Guerrero

  11. #1086
    I am Xtreme
    Join Date
    Nov 2002
    Location
    South FL, USA
    Posts
    4,892
    Quote Originally Posted by GrossmeisterB View Post
    Why can't I change tCL on my Asus P5Q-E????
    I can change all other values, but not the CAS Latency?? what's wrong there??
    if you mean memory tweaker can not change it, you are not alone...in order to make a change to CAS, the puter normally has to shutdown to effect the change or at least have a restart after making the change from the bios.
    BIOSTAR TPOWER I45 UNOFFICIAL THREAD

    BIOSTAR TPOWER BOLT MOD FOR HEATPIPE AND HEATSINK

    BIOSTAR TPOWER I45 BIOS FLASHING PROCEDURE

    ABIT IP35 PRO HEATPIPE MOD

    ABIT IP35 PRO BIOS FLASHING PROCEDURE

    IP35 Pro: 9650@4000Mhz, par overclocker; Freezone Elite; 4Gb GSkill DDR-800@DDR-1068 (2 x 2gb); XFX 8800 GTS; Areca 8X PCIe in Raid 0 working at 4x speed; 4-250 Gb (single platter) 7200.10 drives; Giga 3DAurora case with side window.

  12. #1087
    Xtreme Member
    Join Date
    Oct 2008
    Posts
    256
    Felix,

    the Intel P45 chipset's stepping report on Memset version 3.6 is seems to be wrong on one motherboard model at least.

    2 of my Gigabyte EP45-UD3R's... in Memset 3.5.8 and CPU-Z, Everest, the chipset stepping is reported as an A3 step.
    and starting from Memset 3.5.9 (and 3.6 final) the program reports as an A2 step (CPU-Z, Everest still reading and reporting as A3 step)
    i'm just curious and wondering if you can check and advise me on this.

  13. #1088
    Xtreme Legend
    Join Date
    Mar 2006
    Location
    France
    Posts
    599
    -> mikeyakame: simply registers are locked by a bit (probably RWO) on Core i7, comfirmed by Franck.

    -> vld: I don't know where is localized Performance level registers on mobile chipsets. I can't do nothing.

    -> pangingIII: as you can see in this datasheet at page 8, P45 stepping is A2, but I can make a mistake.
    WebSite: www.Tweakers.fr


  14. #1089
    Registered User
    Join Date
    Mar 2008
    Location
    San Francisco
    Posts
    18
    Currently have 3.4 installed, which has been working fine.

    I installed 3.6, and it opens with "mchbar" in locked position, and I have found no way to unlock it, meaning I can't adjust any of the settings or expand to see both modules.

    I'm ok with 3.4, but am curious if anyone has idea(s) about why this is happening.
    Zalophus
    [SIGPIC][/SIGPIC]
    Abit IP35Pro-bios17;E8500-CO@4.1Ghz;Xigmatek S-1293;Mushkin Ascent 1066 2x2GB;XFX 8600GT;Corsair 620W;WD SATA 1x250GB & Seagate 2x320GB;Antec 900; Vista Ultimate x64.



    ASUS P8z77-V LE Plus; 3570K;CM 212 Plus;Corsair Vengance 1866 2x8GB;Seasonic 750W;Samsung 830-128GB;WD Black 1TB;WD Blue-1TB;Fractal Arc Midi;Win7 Pro x64

  15. #1090
    Registered User
    Join Date
    Sep 2006
    Posts
    37
    Quote Originally Posted by FELIX View Post
    -> vld: I don't know where is localized Performance level registers on mobile chipsets. I can't do nothing.
    Well then there is like no use for memset Please try your best to find out where the performance level registers are on the p45 mobile chipset. If you need any help ask me and I can provide some info.
    Last edited by vld; 12-11-2008 at 09:37 AM.

  16. #1091
    Xtreme PITA to MM
    Join Date
    Nov 2007
    Location
    ATX
    Posts
    682
    on rampage 2 extreme (x58) i cant change any values in cpu-tweaker. whats up with that? it wont let me apply or save.

  17. #1092
    One-Eyed Killing Machine
    Join Date
    Sep 2006
    Location
    Inside a pot
    Posts
    6,340
    Quote Originally Posted by fitseries3 View Post
    on rampage 2 extreme (x58) i cant change any values in cpu-tweaker. whats up with that? it wont let me apply or save.
    Read the previous page m8.
    It's just 10 posts away from you.
    Currently FELIX doesn't have the necessary resources to make it work ( can't write new values ) on the i7 platform.
    It's in read-only mode for the time being.
    Coding 24/7... Limited forums/PMs time.

    -Justice isn't blind, Justice is ashamed.

    Many thanks to: Sue Wu, Yiwen Lin, Steven Kuo, Crystal Chen, Vivian Lien, Joe Chan, Sascha Krohn, Joe James, Dan Snyder, Amy Deng, Jack Peterson, Hank Peng, Mafalda Cogliani, Olivia Lee, Marta Piccoli, Mike Clements, Alex Ruedinger, Oliver Baltuch, Korinna Dieck, Steffen Eisentein, Francois Piednoel, Tanja Markovic, Cyril Pelupessy (R.I.P. ), Juan J. Guerrero

  18. #1093
    Xtreme Addict
    Join Date
    May 2008
    Location
    Land of Koalas and Wombats
    Posts
    1,058
    Felix.

    On I7 check PCI Bus DID 0x2C01h offset 0x4Ch. Register SAD_SMRAM[12] = 1, SAD_SMRAM[14] = 0. SAD_SMRAM[12] should be RO if set to 1, SAD_SMRAM[14] should be RO if set to 0.

    DFI LT-X48-T2R UT CDC24 Bios | Q9550 E0 | G.Skill DDR2-1066 PK 2x2GB |
    Geforce GTX 280 729/1566/2698 | Corsair HX1000 | Stacker 832 | Dell 3008WFP


  19. #1094
    Xtreme Legend
    Join Date
    Mar 2006
    Location
    France
    Posts
    599
    I already read this passage from the doc,
    but I don't know what it means SMM (in the docs) and if it addresses a memory space or PCI bus.
    WebSite: www.Tweakers.fr


  20. #1095
    Xtreme Legend
    Join Date
    Mar 2006
    Location
    France
    Posts
    599
    New memset version: MemSet 4.0 beta 1

    -Use WinRing0 driver instead TVicPort.
    -Interface is the same for all chipsets/CPUs.
    -Add support for Intel Core i7 CPU (Reading only).
    -Loading time was improved.
    WebSite: www.Tweakers.fr


  21. #1096
    Registered User
    Join Date
    Jun 2007
    Location
    So Cal
    Posts
    67

    memset 4.0 beta1

    Thanks, well done
    E8600
    GA X48-DS4
    4GB OCZ Platinum LV-1150
    2x Samsung F3 500GB RAID0
    PCS+ AX5870
    LG W2600H-PF
    Lian Li A16B
    Win7 Pro x64

  22. #1097
    Xtreme Enthusiast
    Join Date
    Oct 2006
    Location
    35n28, 97w31
    Posts
    675

    MemSet 4.0 beta1

    I have one problem with the new MemSet 4.0 beta1 and that is it shows my memory as DDR3 0.0 MHz. Tell me that I'm not the only one having this problem.

    Click image for larger version. 

Name:	MemSet 4.0 beta1-1a.jpg 
Views:	938 
Size:	169.7 KB 
ID:	91225
    | Intel Core i7-2600K | ASRock P67 EXTREME4 GEN3 | G.SKILL Sniper Series 8GB (2 x 4GB) DDR3 1866 | EVGA GTS 450 |
    | Swiftech APOGEE Drive II CPU Waterblock with Integrated Pump | XSPC RX360 | Swiftech MCP655-B Pump | XSPC Dual 5.25in. Bay Reservoir |
    | Thermaltake 850W PSU | NZXT SWITCH 810 | Windows 7 64-bit |

    [SIGPIC][/SIGPIC]

  23. #1098
    Registered User
    Join Date
    Mar 2007
    Posts
    41
    It also disagrees with CPU Tweaker on some of the settings.


  24. #1099
    Xtreme Addict
    Join Date
    May 2008
    Location
    Land of Koalas and Wombats
    Posts
    1,058
    ol norton,
    looks like felix has subtracted the 2T extra that cpu tweaker is reading that the bios doesn't.

    felix,
    pretty sure its pci as i remember it saying you address SAD by device id on pci bus, addressing devices 4-6 for memory channels would be the same method no?

    DFI LT-X48-T2R UT CDC24 Bios | Q9550 E0 | G.Skill DDR2-1066 PK 2x2GB |
    Geforce GTX 280 729/1566/2698 | Corsair HX1000 | Stacker 832 | Dell 3008WFP


  25. #1100
    Registered User
    Join Date
    Dec 2008
    Posts
    3

    Thanks

    Quote Originally Posted by FELIX View Post
    New memset version: MemSet 4.0 beta 1

    -Use WinRing0 driver instead TVicPort.
    -Interface is the same for all chipsets/CPUs.
    -Add support for Intel Core i7 CPU (Reading only).
    -Loading time was improved.
    Super impressed with the speed at which this is moving along. Thanks for the work.

Page 44 of 67 FirstFirst ... 344142434445464754 ... LastLast

Bookmarks

Bookmarks

Posting Permissions

  • You may not post new threads
  • You may not post replies
  • You may not post attachments
  • You may not edit your posts
  •