Results 1 to 25 of 3536

Thread: Official DFI LanParty UT X38-T2R(and LT) Discussion/Review/Overclock/Guide Thread

Threaded View

  1. #11
    Xtreme Enthusiast
    Join Date
    Aug 2006
    Location
    Salem, Oregon
    Posts
    970
    OCCT Stuff and bios settings, BTW huge props to Praz for the memory timings on the GSkill 2x2GB PC2-8000 Kit I have, SuperPi 32M stable, so all is good, thanks Praz!












    Code:
    CPU Feature Page
    Thermal Management Control................Disabled
    PPM (EIST) Mode...........................Disabled
    Limit CPUID MaxVal........................Disabled
    CIE Function..............................Auto
    Execute Disable Bit.......................Enabled
    Virtualization Technology.................Enabled
    Core Multi-Processing.....................Enabled
    
    Main BIOS Page
    Exist Setup Shutdown......................Mode 1
    Shutdown After AC Loss....................Enabled
    O. C. Fail Retry Counter..................0
    CLOCK VC0 Divider.........................Auto
    CPU Clock Ratio...........................9x
    CPU Clock.................................445 MHz
    Boot Up Clock.............................Auto
    DRAM Speed................................333/800
    PCIE Clock................................110 MHz
    PCIE Slot Config..........................1X 1X
    
    CPU Spread Spectrum.......................Disabled
    PCIE Spread Spectrum......................Disabled
    SATA Spread Spectrum......................Disabled
    
    Voltage Setting Page 
    CPU VID Control...........................1.4875V
    CPU VID Special Add.......................Auto
    DRAM Voltage Control......................2.100V
    SB Core/CPU PLL Voltage...................1.760V
    NB Core Voltage...........................1.543V
    CPU VTT Voltage...........................1.366V
    VCore Droop Control.......................Enabled
    Clockgen Voltage Control..................3.60V
    GTL+ Buffers Strength.....................Strong
    Host Slew Rate............................Weak
    GTL REF Voltage Control...................Disabled
    CPU GTL1/3 REF Volt.......................N/A
    CPU GTL 0/2 REF Volt......................N/A
    North Bridge GTL REF Volt ................N/A
    
    DRAM Timing Page
    Enhance Data Transmitting.................Fast
    Enhance Addressing........................Fast
    T2 Dispatch...............................Enabled
    Clock Setting Fine Delay..................Listed Below
    CAS Latency Time (tCL)....................5
    RAS# to CAS# Delay (tRCD).................5
    RAS# Precharge (tRP)......................3
    Precharge Delay (tRAS)....................15
    All Precharge to Act......................4
    REF to ACT Delay (tRFC)...................52
    Performance Level.........................8
    Read Delay Phase Adjust...................Listed Below
    MCH ODT Latency...........................2
    Write to PRE Delay (tWR)..................14
    Rank Write to Read (tWTR).................11
    ACT to ACT Delay (tRRD)...................3
    Read to Write Delay (tRDWR)...............8
    Ranks Write to Write (tWRWR)..............4
    Ranks Read to Read (tRDRD)................5
    Ranks Write to Read (tWRRD)...............4
    Read CAS# Precharge (tRTP)................3
    ALL PRE to Refresh........................4
    
    Read Delay Phase Adjust Page
    Channel 1 Phase 0 Pull-In.................Enabled
    Channel 1 Phase 1 Pull-In.................Enabled
    Channel 1 Phase 2 Pull-In.................Enabled
    Channel 1 Phase 3 Pull-In.................Enabled
    Channel 1 Phase 4 Pull-In.................Enabled
    
    Channel 2 Phase 0 Pull-In.................Enabled
    Channel 2 Phase 1 Pull-In.................Auto
    Channel 2 Phase 2 Pull-In.................Enabled
    Channel 2 Phase 3 Pull-In.................Enabled
    Channel 2 Phase 4 Pull-In.................Enabled
    
    Clock Setting Fine Delay Page
    Ch1 Clock Crossing Setting................More Aggressive
    DIMM 1 Clock fine delay...................Current 89ps
    DIMM 2 Clock fine delay...................Current 456ps
    DIMM 1 Control fine delay.................Current 534ps
    DIMM 2 Control fine delay.................Current 289ps
    Ch 1 Command fine delay...................Current 801ps
    
    Ch2 Clock Crossing Setting................More Aggressive
    DIMM 3 Clock fine delay...................Current 89ps
    DIMM 4 Clock fine delay...................Current 400ps
    DIMM 3 Control fine delay.................Current 367ps
    DIMM 4 Control fine delay.................Current 356ps
    Ch 2 Command fine delay...................Current 801ps
    
    Ch1Ch2 CommonClock Setting................More Aggressive
    
    Ch1 RDCAS GNT-Chip Delay..................Auto
    Ch1 WRCAS GNT-Chip Delay..................Auto
    Ch1 Command to CS Delay...................Auto
    
    Ch2 RDCAS GNT-Chip Delay..................Auto
    Ch2 WRCAS GNT-Chip Delay..................Auto
    Ch2 Command to CS Delay...................Auto
    Last edited by linflas; 01-13-2008 at 08:01 PM.
    Q6600 @ 3.6, cheap water cooling, and crunching 24/7

Bookmarks

Bookmarks

Posting Permissions

  • You may not post new threads
  • You may not post replies
  • You may not post attachments
  • You may not edit your posts
  •