Page 4 of 4 FirstFirst 1234
Results 76 to 91 of 91

Thread: Barcelona Launch Clock Speeds Changing?

  1. #76
    I am Xtreme
    Join Date
    Jul 2004
    Location
    Little Rock
    Posts
    7,204
    Quote Originally Posted by StealthyFish View Post
    Well, I'm just comparing L2 and L3 together. L1 is considerably less latency than L2 or L3, for Intel and AMD. No way should L1 even be near a latency of 10, otherwise, it'd be pointless. Intel currently doesn't use L3 for their consumer products, but they have perfected their L3 to almost L2 standards (if you've seen intel's itanium server products like the montecito, you can't deny that intel hasn't been working on L3), and that is a very large benefit for intel processors as they can load more cache to the processor and distance itself away from the core farther while suffering very little performance loss due to greater latencies. I've noticed AMD has been saying a lot about their L3 cache, but with the latencies that I've seen, it doesn't look to assist in gaining processor performance. These technologies you mention may assist in that, but like I've said, I don't know much about them, so it'd be fruitless (and quite retarded), for me to argue with you on that point (or anyone else for that matter). That does make sense though. I was stating that despite the architecture differences, processors would benefit from lower latency cache. Kind of like processor frequencies. doesn't matter what the architecture is, the higher clocked the processor, the better performance it will output (though the amount it will increase will be discriminatory).

    But I think before we continue this discussion, more research would have to be made. If we're going to base most of our information on assumptions, we might as well be a bunch of [h]ardforum noobies having a dumb flamewar.
    OK and yes you're right!
    Quote Originally Posted by Movieman
    With the two approaches to "how" to design a processor WE are the lucky ones as we get to choose what is important to us as individuals.
    For that we should thank BOTH (AMD and Intel) companies!


    Posted by duploxxx
    I am sure JF is relaxed and smiling these days with there intended launch schedule. SNB Xeon servers on the other hand....
    Posted by gallag
    there yo go bringing intel into a amd thread again lol, if that was someone droping a dig at amd you would be crying like a girl.
    qft!

  2. #77
    Xtreme Enthusiast
    Join Date
    Apr 2007
    Posts
    772
    Quote Originally Posted by LordEC911 View Post
    Yep, throwing huge amount of cache, i.e. transistors, to help with their poor branching/logic is certainly an awesome design.
    SOI & large cache are two different things, though there might be a loose correlation. (CPU/architecture is not my best strength)
    FYI, branch prediction is better in C2D than K8 (unknown about K10 right now).

    http://www.xbitlabs.com/articles/cpu...o-preview.html

  3. #78
    Xtreme Enthusiast
    Join Date
    Jun 2007
    Location
    Victoria, Australia
    Posts
    948
    If you look back to winnie and vinice cores though (k8) at 2.0ghz the 3200 was as fast (and in most 3d environments even faster) than the equivelent 3.2ghz Intel. So core frequency can be overcome by better archetecture in relationship to efficiency. (smaller clocks usually mean less heat and less power consumption)

  4. #79
    Xtreme Enthusiast
    Join Date
    Apr 2007
    Posts
    772
    Quote Originally Posted by The0men View Post
    If you look back to winnie and vinice cores though (k8) at 2.0ghz the 3200 was as fast (and in most 3d environments even faster) than the equivelent 3.2ghz Intel. So core frequency can be overcome by better archetecture in relationship to efficiency. (smaller clocks usually mean less heat and less power consumption)
    Yes, I know this. It is the #1 reason C2D is significantly faster than K8. MUCH more efficient architecture (C2D can issue up to 5 INT instructions per cycle, K8 can only do 3).

  5. #80
    Xtreme Member
    Join Date
    Mar 2006
    Posts
    215
    Quote Originally Posted by LordEC911 View Post
    Yep, throwing huge amount of cache, i.e. transistors, to help with their poor branching/logic is certainly an awesome design.
    SOI & large cache are two different things, though there might be a loose correlation. (CPU/architecture is not my best strength)
    Well I guess if the cache works use it...other wise just go the (much slower) hyper transport/IMC (added die size ) for all those misses.

    Prescott had so many cache misses it was like a dog chasing it's tail, adding more cache did little to help it. Core2 however with the smaller pipeline and advanced "smart" cache keeps things moving along just fine even with a archaic FSB.
    Last edited by lapdog; 09-01-2007 at 06:33 PM.
    = P5WDH - E6600 - Tuniq Tower - 2GB STT PC6400 - 8800GT - Real Power Pro 850 =

  6. #81
    Xtreme Addict
    Join Date
    Jan 2005
    Posts
    1,730
    Quote Originally Posted by mstp2009 View Post
    FYI, branch prediction is better in C2D than K8 (unknown about K10 right now).

    http://www.xbitlabs.com/articles/cpu...o-preview.html
    That's the understatement of the year.

    Not only does Core have a significantly better branch prediction unit than K8 , but so does Prescott ( the most advanced till Core came out ) and the whole P4 family.
    K8 branch predictor is rudimentary compared with the above.
    While K10 will improve it , IMO it will still fall short of Core.

  7. #82
    Xtreme Member
    Join Date
    Jul 2006
    Posts
    383
    AMD has too much work to do.

    They're Quad Core could sink them. Like Intel said, "Native Quad Core at 65 nm, that's suicide".
    Intel E8400.C0 "Wolfe"| 400x9 3600 Mhz @ 1.272 Vcore
    TT Sonic Tower | Dual 120mm Antec Fans | Silent Air @ 1200 RPM
    ASUS P5Q-E | BIOS 0610
    G.Skill F2-8000CL5-2GBPQ | 400 MHz (5-5-5-15) @ 2.0 V (? Auto)
    XFX 7800GT
    Wester Digital Raptor 74GB | Maxtor Maxline III 300GB | Seagate 7200.7 120GB
    Antec P-180 | Antec True Power 2.0 550W

    Dell 2407 | Dell 2405

  8. #83
    Registered User
    Join Date
    Mar 2007
    Location
    Canada
    Posts
    89
    It was so stupid of them to try this...i believe it was owen wilson in wedding crashers who said..."its the first quarter of the big game and you wanna throw a hail mary?"

  9. #84
    Banned
    Join Date
    May 2005
    Location
    Belgium, Dendermonde
    Posts
    1,292
    Quote Originally Posted by mstp2009 View Post
    Yes, I know this. It is the #1 reason C2D is significantly faster than K8. MUCH more efficient architecture (C2D can issue up to 5 INT instructions per cycle, K8 can only do 3).
    wasn't that 4 instead of 5??

  10. #85
    Xtreme Enthusiast
    Join Date
    Apr 2006
    Posts
    891
    Quote Originally Posted by frankR View Post
    AMD has too much work to do.

    They're Quad Core could sink them. Like Intel said, "Native Quad Core at 65 nm, that's suicide".
    I agree. What is AMD expecting in terms of yields? It's nice to hear about the clock speeds increasing, but at what cost to the consumer...? If yields are bad, prices go up, and consumers pay more. Unless K10 is spectacular, I highly doubt most people will purchase barcelona over kentsfield.
    -----------------Main Setup-----------------
    Processor: Intel C2D E4600ES @ 3.4 Ghz
    Motherboard: Abit AW9D-Max
    Heatsink: Cooler Master GeminII HSF
    Graphics Card: eVGA 6800GS 515//1320 (hacked SLI)
    RAM: 2x 1Gb GeIL Ultra UDCA= DDR2 800Mhz cas 4
    RAM: 2x 1Gb Crucial Tenth Anniversary DDR2 667Mhz cas 3
    Hard Drive (Primary): 1 x 200Gb Seagate EIDE
    Hard Drive (Secondary): 1 x Seagate 160GB SATA
    Hard Drive (Secondary): 1 x Seagate 300Gb SATAII
    DVD-RW Drive: 1 x Lite-on CD-RW/DVD-RW
    Power Supply: Antec Basiq 500W



  11. #86
    I am Xtreme
    Join Date
    Jul 2004
    Location
    Little Rock
    Posts
    7,204
    Quote Originally Posted by MR_SmartAss View Post
    Nope. Using MicroOp fusion(when conditional jmp) it can handle up to 5 instructions per clock.
    Seen any news on when this will be fixed for Vista Ultimate 64?
    Quote Originally Posted by Movieman
    With the two approaches to "how" to design a processor WE are the lucky ones as we get to choose what is important to us as individuals.
    For that we should thank BOTH (AMD and Intel) companies!


    Posted by duploxxx
    I am sure JF is relaxed and smiling these days with there intended launch schedule. SNB Xeon servers on the other hand....
    Posted by gallag
    there yo go bringing intel into a amd thread again lol, if that was someone droping a dig at amd you would be crying like a girl.
    qft!

  12. #87
    Banned
    Join Date
    May 2005
    Location
    Belgium, Dendermonde
    Posts
    1,292
    Quote Originally Posted by MR_SmartAss View Post
    Nope. Using MicroOp fusion(when conditional jmp) it can handle up to 5 instructions per clock.
    right,damn,need more sleep

  13. #88
    Xtreme Addict
    Join Date
    Jun 2002
    Location
    Ontario, Canada
    Posts
    1,782
    Quote Originally Posted by StealthyFish View Post
    I agree. What is AMD expecting in terms of yields? It's nice to hear about the clock speeds increasing, but at what cost to the consumer...? If yields are bad, prices go up, and consumers pay more. Unless K10 is spectacular, I highly doubt most people will purchase barcelona over kentsfield.
    Most people will purchase whatever is cheaper.

  14. #89
    Xtreme Enthusiast
    Join Date
    Apr 2006
    Posts
    891
    Quote Originally Posted by freeloader View Post
    Most people will purchase whatever is cheaper.
    I've been hearing that a lot of consumers are taking into consideration performance now. Some yahoo or msn article Anyway, the phrases: "native quad core" and "high-yields" just don't sit well with me. Tack on "65 nanometer" and "AMD", and it just looks worse
    -----------------Main Setup-----------------
    Processor: Intel C2D E4600ES @ 3.4 Ghz
    Motherboard: Abit AW9D-Max
    Heatsink: Cooler Master GeminII HSF
    Graphics Card: eVGA 6800GS 515//1320 (hacked SLI)
    RAM: 2x 1Gb GeIL Ultra UDCA= DDR2 800Mhz cas 4
    RAM: 2x 1Gb Crucial Tenth Anniversary DDR2 667Mhz cas 3
    Hard Drive (Primary): 1 x 200Gb Seagate EIDE
    Hard Drive (Secondary): 1 x Seagate 160GB SATA
    Hard Drive (Secondary): 1 x Seagate 300Gb SATAII
    DVD-RW Drive: 1 x Lite-on CD-RW/DVD-RW
    Power Supply: Antec Basiq 500W



  15. #90
    I am Xtreme
    Join Date
    Jul 2004
    Location
    Little Rock
    Posts
    7,204
    Quote Originally Posted by MR_SmartAss View Post
    It is not up to the OS, but up to the operating mode. In long(64bit) mode, MicroOp fusion does not work. Thats because the average instruction length is longer then in 32bit mode and the CPU can't fetch 5 instructions. I am not sure how many bytes Penryn can fetch, but Merom can 24bytes, while K10 can 32.
    Thanks!
    Quote Originally Posted by Movieman
    With the two approaches to "how" to design a processor WE are the lucky ones as we get to choose what is important to us as individuals.
    For that we should thank BOTH (AMD and Intel) companies!


    Posted by duploxxx
    I am sure JF is relaxed and smiling these days with there intended launch schedule. SNB Xeon servers on the other hand....
    Posted by gallag
    there yo go bringing intel into a amd thread again lol, if that was someone droping a dig at amd you would be crying like a girl.
    qft!

  16. #91
    Xtreme Guru adamsleath's Avatar
    Join Date
    Nov 2006
    Location
    Brisbane, Australia
    Posts
    3,803
    http://www.computerpoweruser.com/edi...01%2F20c01.asp
    January 2007: nostalgic predictions...
    i7 3610QM 1.2-3.2GHz

Page 4 of 4 FirstFirst 1234

Bookmarks

Bookmarks

Posting Permissions

  • You may not post new threads
  • You may not post replies
  • You may not post attachments
  • You may not edit your posts
  •