Page 8 of 16 FirstFirst ... 567891011 ... LastLast
Results 176 to 200 of 380

Thread: Barcelona Opteron 2350(B1) arrived

  1. #176
    Registered User
    Join Date
    Jun 2007
    Location
    Indonesia
    Posts
    68
    Excuse me for this n00b question:

    If memory clock is derived from cpu clock divided by some number,
    so what is northbridge clock for??

    Thanks

  2. #177
    Xtreme Cruncher
    Join Date
    Nov 2005
    Location
    Netherlands
    Posts
    1,778
    I think it's not really a NB, this is just the IMC speed. On K8 it was always 1:1 with the CPU, apparantly now it's seperate.

    This seems interesting to me as on K8 the IMC was suspected to play a major role in the max CPU clockspeed. A typical good K8 had mem revision B1 or BB as you will know, which would get you higher than a good week BW.

  3. #178
    Registered User
    Join Date
    Jun 2007
    Location
    Indonesia
    Posts
    68
    Thanks for reply..
    So, IMC speed is 'internal speed' only?
    To communicate with the core perhaps?

  4. #179
    Team Japan
    Join Date
    Nov 2003
    Location
    Tokyo, Japan
    Posts
    345

    Update: 3Dmark06 with 8800GT

    I could get 8800GT yesterday

    ...yes, I can't do 2 CPU operation with long PCIe board

    I used 169.01 driver with inf file modified...it looks a bit faster than 167.26.
    I tried 2.0G, 2.2G, 2.4G...and in 2.4G case, I tried 3core(1core disabled) and
    2core(2core disabled) as emulation of Toliman and Kuma
    I also tried on P5K3-D/Kentsfield with mild memory setting...

    Results...screenshots are located on my BBS:
    http://www.oohashi.jp/c-board/c-boar...ne;no=5231;id=

    CPU clock: 3DMark Score / CPU Score

    K10(BA) 2.0G=222x9: 9482 / 2999
    K10(B1) 2.0G=200x10: 9353 / 2979
    K10(B1) 2.2G=220x10: 10148 / 3267
    K10(B1) 2.4G=240x10: 10796 / 3560
    K10(B1, 3core) 2.4G=240x10: 10420 / 2830
    K10(B1, 2core) 2.4G=240x10; 9423 / 1888

    Kentsfield 2.4G=267x9: 11901 / 3845
    Kentsfield 3.0G=334x9: 12965 / 4792

    Quick conclusion from above:
    *K10(BA) looks a bit faster than K10(B1), though multiplier aren't same.
    *K10 score seems about 10% lower than Kentsfield at same clock.

    So, K10 needs more clock!!!

    I'll try CineBench10 in next time...
    ...now very sleeply...it's early morning here in Japan
    Last edited by kyosen; 11-02-2007 at 04:40 PM. Reason: maintenance for URL of image

  5. #180
    Xtreme Addict
    Join Date
    Apr 2007
    Posts
    2,128
    Hmm, so IF the ICM was the limiting factor when overclocking K8, now we can divide ICM speed with K10, will that mean that we can gain intel-like overclocks (+4.5GHz)? :O

  6. #181
    Xtreme Cruncher
    Join Date
    Nov 2005
    Location
    Netherlands
    Posts
    1,778
    Thanks Kyosen.

    Too bad it lags 10% behind Kentsfield now. Maybe Phenom will close the gap to Kentsfield at least.

    Quote Originally Posted by gondezz View Post
    Thanks for reply..
    So, IMC speed is 'internal speed' only?
    To communicate with the core perhaps?
    Communication is done through the HT bus, which has a seperate speed. The Integrated Memory Controller communicates with the memory (read / write). I invite anyone with more technical background to fill in the details.

    Quote Originally Posted by Calmatory View Post
    Hmm, so IF the ICM was the limiting factor when overclocking K8, now we can divide ICM speed with K10, will that mean that we can gain intel-like overclocks (+4.5GHz)? :O
    An interesting theory is it not? But ofcourse there are other factors.

  7. #182
    Xtremely High Voltage Sparky's Avatar
    Join Date
    Mar 2006
    Location
    Ohio, USA
    Posts
    16,040
    Quote Originally Posted by v0dka View Post
    Thanks Kyosen.

    Too bad it lags 10% behind Kentsfield now. Maybe Phenom will close the gap to Kentsfield at least.
    According to Perkam, B2 (which IIRC is what Phenom is going to be) is supposed to be much better. At this point I don't know what to believe, though I do hope he is right.
    The Cardboard Master
    Crunch with us, the XS WCG team
    Intel Core i7 2600k @ 4.5GHz, 16GB DDR3-1600, Radeon 7950 @ 1000/1250, Win 10 Pro x64

  8. #183
    Banned
    Join Date
    Aug 2007
    Posts
    69
    beardy,

    How do you know the barc. proc. was in single channel mode?

  9. #184
    Banned
    Join Date
    Aug 2007
    Posts
    1,014
    Quote Originally Posted by MR_SmartAss View Post
    It is just BeardyMan having too much hopes about K10.
    It was said 1000 times that CPUz displays it as single channel, while it is DUAL channel. It was also confirmed that the system is running in dual channel, comparing the scores of Super Pi with 1 and 2 memory modules. There was a response from Franck of CPUz too, in this thread.
    Don't worry, at the end you will come and kneel for me

  10. #185
    Banned
    Join Date
    Aug 2007
    Posts
    69
    smartypants,

    K10 is fine, I think its you that has a problem.

  11. #186
    Banned
    Join Date
    Aug 2007
    Posts
    1,014
    Quote Originally Posted by MR_SmartAss View Post
    Grunge100
    OK, go ahead. What problem do you think I have?
    have?
    are

  12. #187
    Xtreme Addict
    Join Date
    May 2004
    Posts
    1,755
    Quote Originally Posted by BeardyMan View Post
    Well i noticed Kyson's image says single channel on the AMD rig, perhaps someone chould run single and dual channel on his intel rig and se eteh performance drop...
    Dude it's Kyosen not Kyson.

  13. #188
    Banned
    Join Date
    Aug 2007
    Posts
    1,014
    K10(B1) 2.4G=240x10: 10796 / 3560
    Kentsfield 2.4G=267x9: 11901 / 3845

    It would be interesting to see 267*9 on the AMD system or 240*10 on the intel and then to see how that cpu bench scales

  14. #189
    Xtreme Enthusiast
    Join Date
    Aug 2007
    Location
    Warren,MI
    Posts
    561
    ok i am gonna come out and say it...
    SHUT UP
    no need for petty arguments.
    now mabey i dident see it but is the bored ur running a 1207+? so it can utilize HT3? just curious.
    cpu- Intel I7 3930K
    Asus P9x79 Deluxe
    2x HD7970
    32gb ddr3-1600
    corsair ax1200
    Corsair 800D
    Corsair H100 lapped
    2x 128gb M4 raid 0

  15. #190
    Xtreme Addict
    Join Date
    Jan 2006
    Posts
    1,321
    yes it would... hard one to predict *concentrating very very hard channelling my clairvoyant powers* oh my god, i got it! no the fsb wouldnt have any damn effect, when the hell has it ever??
    Core i7 920 3849B028 4.2ghz cooled by ek hf | 6gb stt ddr3 2100 | MSI HD6950 cf cooled by ek fc | Evga x58 e760 Classified | 120gb G.Skill Phoenix Pro | Modded Rocketfish case + 1200w toughpower | mcp 655 pump + mcr 320 + black ice pro II

  16. #191
    Xtreme Enthusiast
    Join Date
    Aug 2007
    Location
    Warren,MI
    Posts
    561
    i wasent talking the FSB, HT3 is on the die correct? and it would provide direct links to the ram and what not. instead of going through the FSB
    cpu- Intel I7 3930K
    Asus P9x79 Deluxe
    2x HD7970
    32gb ddr3-1600
    corsair ax1200
    Corsair 800D
    Corsair H100 lapped
    2x 128gb M4 raid 0

  17. #192
    Xtreme Member
    Join Date
    Jun 2002
    Posts
    296
    FSB x the multplier matters. MOBO fsb? Don't mean sh*t.

    Things change everyday, though.
    Bruno's Junker
    OPTY 165 @ 2.9G
    ASSROCK 939Dual Sata2
    512mb Xerox Samsung PC2100
    512mb Corsair PC3200 Value Ram
    Ancient HDD, CDRW, DVD and Floppy
    Antique Gateway ATX Tower (cover not included)

  18. #193
    Registered User
    Join Date
    Sep 2007
    Posts
    58
    Quote Originally Posted by kyosen View Post
    FELIX kindly pointed out to me about K10's memory controller
    According to AMD's document, BIOS and Kernel Developer’s Guide,
    K10's has 2 DCTs(DCT: Dram ConTroller!?), and it can work different two mode, i.e.,
    (1) to behave as a single dual-channel DCT; this is called ganged mode;
    (2) to behave as two single-channel DCTs; this is called unganged mode.

    My understanding is:
    Ganged mode reads or writes with 2 DCTs at the same time.
    Unganged mode also can reads with 1 DCT and writes with another 1 DCT at the same time,
    if the system requests as so.
    Unganged mode is more flexible than ganged mode,
    and ganged mode is equal to "conventional" dual channel mode.

    )
    I dont know how Ganged mode works...if it is a single read/write or two but Unganged mode is two different DCT, there part isn't shared...they both write or read...and just to add, K10 doesnt read/write anymore...it reads until the DCT buffer is out of space and bursts all the awaiting writes to avoid the constant read/write switch delay.

  19. #194
    Xtreme Member
    Join Date
    Jul 2006
    Posts
    146
    I'm curious about how the relative clock speed between the L3 and the cores affects the L3 cache latency. If I read this right, some combinations should give lower latency than others.

    To support independent clocking and modular design, asynchronous dynamic FIFO buffers are used to communicate between different cores and the northbridge/L3 cache. These FIFOs absorb any global skew or clock rate variation, but the latency for passing through depends on the skew and frequency variance – which is why the L3 cache latency is variable.

  20. #195
    Banned
    Join Date
    Aug 2007
    Posts
    1,014
    Quote Originally Posted by BeardyMan View Post
    K10(B1) 2.4G=240x10: 10796 / 3560
    Kentsfield 2.4G=267x9: 11901 / 3845

    It would be interesting to see 267*9 on the AMD system or 240*10 on the intel and then to see how that cpu bench scales
    Kyosen, in fucntion of this post, when you have the time, no pressure ofcourse. could you test that as well the max fsb? i know the board may be limiting but just to get an glimpse

    thx for your efforts

  21. #196
    Team Japan
    Join Date
    Nov 2003
    Location
    Tokyo, Japan
    Posts
    345

    small update: multiplier

    Quote Originally Posted by BeardyMan View Post
    Kyosen, in fucntion of this post, when you have the time, no pressure ofcourse. could you test that as well the max fsb? i know the board may be limiting but just to get an glimpse

    thx for your efforts
    I also have interest for max FSB.
    This board, KFSN4-DRE, has no HyperTransport multiplier setting in BIOS,
    so I should be restricted...
    ...but now I can change multiplier for each core with CrystalCPUID


    Many thanks to Franck, I've inspired and received hints by chatting with you
    I think that I should be able to change NB's multiplier, Vcore, Vnb,
    within maximum limit which each CPU product has...not yet tested, though.
    Last edited by kyosen; 11-02-2007 at 04:41 PM. Reason: maintenance for URL of image

  22. #197
    Banned
    Join Date
    Aug 2007
    Posts
    1,014
    Quote Originally Posted by kyosen View Post
    I also have interest for max FSB.
    This board, KFSN4-DRE, has no HyperTransport multiplier setting in BIOS,
    so I should be restricted...
    ...but now I can change multiplier for each core with CrystalCPUID


    Many thanks to Franck, I've inspired and received hints by chatting with you
    I think that I should be able to change NB's multiplier, Vcore, Vnb,
    within maximum limit which each CPU product has...not yet tested, though.
    I see, so with this info you would be able to push more out of it?

  23. #198
    Xtreme Member
    Join Date
    May 2006
    Location
    prospekt Veteranov, Saint-Petersburg, Russia
    Posts
    494
    Quote Originally Posted by v0dka View Post
    I think it's not really a NB, this is just the IMC speed. On K8 it was always 1:1 with the CPU, apparantly now it's seperate.
    K10's IMC will have the clockspeed equal to cpu clockspeed when installed on old AM2 or 1207 mobo;

    and it will have its own clockspeed on AM2+ or 1207+ mobo


    as you can see kyosen's mobo adjusted NB speed to 1800 MHz - IMC is slower than cpu. Right decision - server cpu has slow memory, so it doesn't need high-speed IMC (667*2=1333 MHz will be enough)

    But in Phenom's case 1800MHz won't be enough - dual-channel ddr2 1066 needs at least 1066*2=2133 MHz, so I expect Phenom's IMC will run >2200 MHz and it's clockspeed will be adjustable - manually or auto
    Last edited by MAS; 10-30-2007 at 06:48 AM.

  24. #199
    Fused
    Join Date
    Dec 2003
    Location
    Malaysia
    Posts
    2,769
    ht link speed multiplier.. require ldt_stop.. imposible to change it in windows.. if this chipset doesnt support ht3. it will hold you back..

  25. #200
    Xtreme Member
    Join Date
    Jul 2006
    Posts
    146
    Quote Originally Posted by MR_SmartAss View Post
    Very good question oldblue. The L3 latency depends of the lowest clocked core which has a dedicated part of the L3. The higher that cores is clocked, the lower the L3 latency is going to be.
    Are you sure about that? I wasn't aware that any cores had a dedicated part of the L3 -- I thought it was completely shared.

    The way I read the Real World Tech article, the L3 latency should vary from core to core if they're all running at different speeds. The latency for each core seems to be dependent on how that core is clocked relative to the L3, but I'm curious about how this shows up in practice.

Page 8 of 16 FirstFirst ... 567891011 ... LastLast

Bookmarks

Bookmarks

Posting Permissions

  • You may not post new threads
  • You may not post replies
  • You may not post attachments
  • You may not edit your posts
  •